User’s Guide

OME-PIO-D144
PCI-Bus Digital I/O Board
Hardware Manual

Shop online at
www.omega.com
e-mail: info@omega.com

ISO 9001
CERTIFIED
CORPORATE QUALITY
STAMFORD, CT

ISO 9002
CERTIFIED
CORPORATE QUALITY
MANCHESTER, UK
It is the policy of OMEGA to comply with all worldwide safety and EMC/EMI regulations that apply. OMEGA is constantly pursuing certification of its products to the European New Approach Directives. OMEGA will add the CE mark to every appropriate device upon certification.

The information contained in this document is believed to be correct, but OMEGA Engineering, Inc. accepts no liability for any errors it contains, and reserves the right to alter specifications without notice.

WARNING: These products are not designed for use in, and should not be used for, patient-connected applications.
# Table of Contents

1. **INTRODUCTION** ................................................................................................................... 4  
   1.1 Specifications .................................................................................................................. 4  
   1.2 Product Check List ........................................................................................................ 4  

2. **HARDWARE CONFIGURATION** ............................................................................................ 5  
   2.1 Board Layout .................................................................................................................. 5  
   2.2 I/O Port Location ........................................................................................................... 6  
   2.3 Enable I/O Operation ..................................................................................................... 6  
   2.4 D/I/O Architecture ........................................................................................................ 7  
   2.5 Interrupt Operation ....................................................................................................... 8  
   2.6 Daughter Boards ......................................................................................................... 13  
      2.6.1 OME-DB-37 ............................................................................................................... 13  
      2.6.2 OME-DN-37 & OME-DN-50 ..................................................................................... 13  
      2.6.3 OME-DB-8125 ........................................................................................................ 13  
      2.6.4 OME-ADP-37/PCI & OME-ADP-50/PCI ................................................................. 14  
      2.6.5 OME-DB-24P/24PD Isolated Input Board ................................................................. 15  
      2.6.6 OME-DB-24R/24RD Relay Board ........................................................................... 16  
      2.6.7 OME-DB-24PR/24POR/24C .................................................................................... 17  
      2.6.8 Daughter Board Comparison Table ........................................................................ 18  
   2.7 Pin Assignment ................................................................................................................. 19  

3. **I/O CONTROL REGISTER** ................................................................................................... 21  
   3.1 How to Find the I/O Address .......................................................................................... 21  
      3.1.1 PIO_DriverInit ......................................................................................................... 23  
      3.1.2 PIO_GetConfigAddressSpace ................................................................................. 24  
      3.1.3 Show_PIO_PISO ...................................................................................................... 25  
   3.2 The Assignment of I/O Address ....................................................................................... 26  
   3.3 The I/O Address Map ..................................................................................................... 28  
      3.3.1 RESET\ Control Register ......................................................................................... 28  
      3.3.2 AUX Control Register ............................................................................................ 29  
      3.3.3 AUX data Register ................................................................................................... 29  
      3.3.4 INT Mask Control Register .................................................................................... 29  
      3.3.5 Aux Status Register ............................................................................................... 30  
      3.3.6 Interrupt Polarity Control Register ......................................................................... 30  
      3.3.7 Read/Write 8-bit data Register ............................................................................... 31  
      3.3.8 Active I/O Port Control Register ............................................................................ 31  
      3.3.9 I/O Selection Control Register ............................................................................... 32
### 4. DEMO PROGRAM

<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.1</td>
<td>OME-PIO-D144.H</td>
<td>34</td>
</tr>
<tr>
<td>4.2</td>
<td>DEMO1: USE D/O OF CN1</td>
<td>35</td>
</tr>
<tr>
<td>4.3</td>
<td>DEMO2: USE D/O OF CN1~CN6</td>
<td>37</td>
</tr>
<tr>
<td>4.4</td>
<td>DEMO3: INTERRUPT DEMO1</td>
<td>39</td>
</tr>
<tr>
<td>4.5</td>
<td>DEMO4: INTERRUPT DEMO2</td>
<td>41</td>
</tr>
<tr>
<td>4.6</td>
<td>DEMO5: INTERRUPT DEMO3</td>
<td>43</td>
</tr>
<tr>
<td>4.7</td>
<td>DEMO 6: OUTPORT OF CN1-CN6</td>
<td>46</td>
</tr>
<tr>
<td>4.8</td>
<td>DEMO10: FIND CARD NUMBER</td>
<td>48</td>
</tr>
</tbody>
</table>
1. **Introduction**

The OME-PIO-D144 consists of one D-Sub 37 & five 50-pin flat-cable connectors. There are three 8-bit ports - PA, PB & PC - in each connector. Every port consists of 8-bit programmable D/I/O. So the OME-PIO-D144 can provide 144 channels of TTL-compatible D/I/O.

1.1 **Specifications**

- PC compatible PCI bus
- One D-Sub37 connector and five 50-pin flat-cable connectors
- Each port consists of three 8-bit ports - PA, PB & PC - in every connector
- Each port can be programmed as D/I or D/O independently.
- Each board = 6 connector = 6×3 ports = 6×3×8 bits =144 bits
- 4 interrupt sources: PC0, PC1, PC2, PC3
- **All signals are TTL compatible**
- Operating Temperature: 0°C to 60°C
- Storage Temperature: -20°C to 80°C
- Humidity: 0 to 90% RH non-condensing
- Dimension: 180mm X 105mm
- Power Consumption: +5V @ 1100mA

1.2 **Product Check List**

In addition to this manual, the package includes the following items:

- OME-PIO-D144 card
- Software diskette/CD

**Attention!**

If any of these items is missing or damaged, please contact Omega Engineering immediately. Save the shipping materials and the box in case you want to ship or store the product.
2. Hardware configuration

2.1 Board Layout
2.2 I/O Port Location

There are eighteen 8-bit I/O ports in the OME-PIO-D144. Every I/O port can be programmed as D/I or D/O port. When the PC is first powered up, all eighteen ports are used as D/I ports. The I/O port location is given as following:

<table>
<thead>
<tr>
<th>Connector of OME-PIO-D144</th>
<th>PA0 to PA7</th>
<th>PB0 to PB7</th>
<th>PC0 to PC7</th>
</tr>
</thead>
<tbody>
<tr>
<td>CN1</td>
<td>CN1_PA</td>
<td>CN1_PB</td>
<td>CN1_PC</td>
</tr>
<tr>
<td>CN2</td>
<td>CN2_PA</td>
<td>CN2_PB</td>
<td>CN2_PC</td>
</tr>
<tr>
<td>CN3</td>
<td>CN3_PA</td>
<td>CN3_PB</td>
<td>CN3_PC</td>
</tr>
<tr>
<td>CN4</td>
<td>CN4_PA</td>
<td>CN4_PB</td>
<td>CN4_PC</td>
</tr>
<tr>
<td>CN5</td>
<td>CN5_PA</td>
<td>CN5_PB</td>
<td>CN5_PC</td>
</tr>
<tr>
<td>CN6</td>
<td>CN6_PA</td>
<td>CN6_PB</td>
<td>CN6_PC</td>
</tr>
</tbody>
</table>

Refer to Sec. 2.1 for board layout & I/O port location.

Note: PC0, PC1, PC2, PC3 of CN1 can be used as interrupt signal source. Refer to Sec. 2.5 for more information.

2.3 Enable I/O Operation

When the PC is first powered up, all operation of D/I/O port are disable. The enable/disable of D/I/O is controlled by the RESET\ signal. Refer to Sec. 3.3.1 for more information about RESET\ signal. The power-on states are given as following:

- All D/I/O operations are disable
- All eighteen D/I/O ports are configured as D/I port
- All D/O latch register are undefined.(refer to Sec. 2.4)

The user has to perform some initialization before using these D/I/Os. The recommended steps are given as following:

Step 1: Make sure which ports are D/O ports.
Step 2: Enable all D/I/O operation.(refer to Sec. 3.3.1).
Step 3: Select the active port (refer to Sec. 3.3.8).
Step 4: Send initial-value to the D/O latch register of this active port.
   (Refer to Sec. 2.4 & Sec. 3.3.7)
Step 5: Repeat Step3 & Step4 for all D/O ports
Step 6: Configure all eighteen D/I/O ports to their expected D/I or D/O state.
   (Refer to Sec. 3.3.9)

Refer to DEMO1.C for demo program.
2.4 D/I/O Architecture

- The RESET\ is in Low-state → all D/I/O operation is disable
- The RESET\ is in High-state → all D/I/O operation is enable.
- If D/I/O is configured as D/I port → D/I=external input signal
- If D/I/O is configured as D/O port → D/I = read back of D/O
- If D/I/O is configured as D/I port → send to D/O will change the D/O latch register only. The D/I & external input signal will not change.
2.5 Interrupt Operation

The PC0, PC1, PC2, PC3 of CN1_PC can be used as interrupt signal source. Refer to Sec. 2.1 for PC0/1/2/3 location. The interrupt of OME-PIO-D144 is **level-trigger & Active_High**. The interrupt signal can be programmed to **inverted** or **non-inverted** state. The programming procedure is as follows:

1. make sure the *initial level is High or Low*
2. if the initial state is High → select the **inverted** signal (Section. 3.3.6)
3. if the initial state is Low → select the **non-inverted** signal (Section. 3.3.6)
4. enable the INT function (Section. 3.3.4)
5. If the interrupt signal is active → program will transfer into the interrupt service routine → if INT signal is High now → select the inverted input
   → if INT signal is Low now → select the non-inverted input


If only one interrupt signal source is used, the interrupt service routine does not have to identify the interrupt source. (Refer to DEMO3.C & DEMO4.C)

If there are more than one interrupt source, the interrupt service routine has to identify the active signals as following: (refer to DEMO5.C)

1. Read the new status of the interrupt signal source
2. Compare the new status with the old status to identify the active signals
3. If PC0 is active, service CN1_PC0 & non-inverter/inverted the CN1_PC0 signal
4. If PC1 is active, service CN1_PC1 & non-inverted/inverted the CN1_PC1 signal
5. If PC2 is active, service CN1_PC2 & non-inverted/inverted the CN1_PC2 signal
6. If PC3 is active, service CN1_PC3 & non-inverted/inverted the CN1_PC3 signal
7. Save the new status to old status

**Note:** If the interrupt signal is too short, the new status may be as same as old status. So the interrupt signal must be held active until the interrupt service routine is executed. This hold time is different for different operating systems. The hold time can be as short as micro-second or as long as second. In general, 20ms is enough for most operating systems.
Example 1: assume initial level=Low, PC0 is used as interrupt source:

Initial=Low

** Iniaial_sub() 
{ now_int_state=0 
  _outpd(wBase+0x2a,0) /*(select the non-inverted signal)*/

ISR_sub() 
{ 
  If (now_int_state==0) /* old state=low \rightarrow change to high now */
  { 
    now_int_state=1; /* now int_signal is High */

    /*** application codes are given here ***/

    _outpd(wBase+0x2a,1); /* select the inverted signal */
  } 
  else /* old state=high \rightarrow change to low now */
  { 
    now_int_state=0; /* now int_signal is Low */

    /*** application codes are given here ***/

    _outpd(wBase+0x2a,0); /* select the non-inverted signal */
  }

  if (wIrq>=8) outp(A2_8259,0x20); /* EOI */
  outp(A1_8259,0x20); /* EOI */
}

Refer to DEMO3.C for source code.
Example 2: assume initial level=High, PC0 is used as interrupt source:

Initial=High  Inverted=Low

Iniaial_sub()
{ now_int_state=1
  _outpd(wBase+0x2a,1)
  /*(select the inverted signal)*/
}

ISR_sub()
{
  If (now_int_state==0) /* old state=low → change to high now */
  { 
    now_int_state=1; /* now int_signal is High */
  }/* *** application codes are given here ***/
  _outpd(wBase+0x2a,1); /* select the inverted signal */
  }
else /* old state=high → change to low now */
  { 
    now_int_state=0; /* now int_signal is Low */
  }/* *** application codes are given here ***/
  _outpd(wBase+0x2a,0); /* select the non-inverted signal */
  }
if (wIrq>=8) outp(A2_8259,0x20); /* EOI */
outp(A1_8259,0x20); /* EOI */
}

Refer to DEMO4.C for source code.
Example 3: assume CN1_PC0 is initial Low, active High, 
    CN1_PC1 is initial High, active Low 
    CN1_PC2 is initial Low, active High 
    CN1_PC3 is initial High, active Low 

As follows:

Refer to DEMO5.C for source program. All these four falling-edge & rising-edge can be detected by DEMO5.C.

Note: When the interrupt is active, the user program has to identify the active signals. These signals maybe all active at the same time. So the interrupt service routine has to service all active signals at the same time.
void interrupt irq_service()
{
char cc;
int_num++;

/* 1. Read interrupt signal status */
new_int_state=inp(wBase+0x07)&0xff;

/* 2. Find the active signal */
int_c=new_int_state ^ now_int_state;

/* 3. IF PC0 is active */
if ((int_c&0x01) != 0)
{
    cc=new_int_state&0x01;
    if (cc !=0) CNT_H1++; else CNT_L1++;
    invert=invert ^ 1;
}

/* 4. IF PC1 is active */
if ((int_c&0x02) != 0)
{
    cc=new_int_state&0x02;
    if (cc !=0) CNT_H2++; else CNT_L2++;
    invert=invert ^ 2;
}

/* 5. IF PC2 is active */
if ((int_c&0x04) != 0)
{
    cc=new_int_state&0x04;
    if (cc !=0) CNT_H3++; else CNT_L3++;
    invert=invert ^ 4;
}

/* 6. IF PC3 is active */
if ((int_c&0x08) != 0)
{
    cc=new_int_state&0x08;
    if (cc !=0) CNT_H4++; else CNT_L4++;
    invert=invert ^ 8;
}

now_int_state=new_int_state;
outp(wBase+0x2a,invert);
if (wIrq>=8) outp(A2_8259,0x20);
outp(A1_8259,0x20);
}
2.6 Daughter Boards

2.6.1 OME-DB-37
The OME-DB-37 is a general purpose daughter board with D-sub 37 pin connector. It is designed for easy wire connection.

2.6.2 OME-DN-37 & OME-DN-50
The OME-DN-37 is a general purpose daughter board for D-sub 37 pin connector. The OME-DN-50 is designed for 50-pin flat-cable header. They are designed for easy wire connection. Both boards are DIN rail mountable.

2.6.3 OME-DB-8125
The OME-DB-8125 is a general purpose screw terminal board. It is designed for easy wire connection. There is one D-Sub37 & two 20-pin flat-cable headers on the OME-DB-8125.
2.6.4 OME-ADP-37/PCI & OME-ADP-50/PCI

The OME-ADP-37/PCI & OME-ADP-50/PCI are extenders for the 50-pin headers. One side of the OME-ADP-37/PCI & OME-ADP-50/PCI can be connected to a 50-pin header. The other side can be mounted on the PC chassis as following:

OME-ADP-37/PCI: 50-pin header to D-Sub37 extender.
OME-ADP-50/PCI: 50-pin header to 50-pin header extender.
2.6.5 OME-DB-24P/24PD Isolated Input Board

The OME-DB-24P is a 24 channel isolated digital input daughter board. The optically isolated inputs of the OME-DB-24P consist of a bi-directional opto-coupler with a resistor for current sensing. You can use the OME-DB-24P to sense DC signal from TTL levels up to 24V or use the OME-DB-24P to sense a wide range of AC signals. You can use this board to isolate the computer from large common-mode voltage, ground loops and transient voltage spike that often occur in industrial environments.

<table>
<thead>
<tr>
<th></th>
<th>OME-DB-24P</th>
<th>OME-DB-24PD</th>
</tr>
</thead>
<tbody>
<tr>
<td>50-pin flat-cable header</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>D-sub 37-pin header</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>Other specifications</td>
<td>Same</td>
<td></td>
</tr>
</tbody>
</table>
2.6.6 OME-DB-24R/24RD Relay Board

The OME-DB-24R, 24 channel relay output board, consists of 24 form C relays for efficient switching of load via programmed control. The relay are energized by apply 12V/24V signal to the appropriated relay channel on the 50-pin flat connector. There are 24 enunciatior LED’s for each relay and they light when their associated relay is activated.

Channel: 24 From C Relay
Relay: Switching up to 0.5A at 110ACV or 1A at 24DCV.

<table>
<thead>
<tr>
<th></th>
<th>OME-DB-24R</th>
<th>OME-DB-24RD</th>
</tr>
</thead>
<tbody>
<tr>
<td>50-pin flat-cable header</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>D-sub 37-pin header</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>Other specifications</td>
<td>Same</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Model</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>OME-DB-24R, OME-DB-24RD</td>
<td>24 × Relay (120V, 0.5A)</td>
</tr>
<tr>
<td>OME-DB-24PR, OME-DB-24PRD</td>
<td>24 × Power Relay (250V, 5A)</td>
</tr>
<tr>
<td>OME-DB-24POR</td>
<td>24 × Photo MOS Relay (350V, 01.A)</td>
</tr>
<tr>
<td>OME-DB-24SSR</td>
<td>24 × SSR (250VAC, 4A)</td>
</tr>
<tr>
<td>OME-DB-24C</td>
<td>24 × O.C. (30V, 100 mA)</td>
</tr>
<tr>
<td>OME-DB-16P8R</td>
<td>16 × Relay (120V, 0.5A) + 8 × isolated input</td>
</tr>
</tbody>
</table>

Note:
- Channel: 24 From C Relay
- Relay: Switching up to 0.5A at 110ACV or 1A at 24DCV.
2.6.7 OME-DB-24PR/24POR/24C

<table>
<thead>
<tr>
<th></th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>OME-DB-24PR</td>
<td>24 × power relay, 5A/250V</td>
</tr>
<tr>
<td>OME-DB-24POR</td>
<td>24 × Photo MOS relay, 0.1A/350VAC</td>
</tr>
<tr>
<td>OME-DB-24C</td>
<td>24 × open collector, 100mA per channel, 30V max.</td>
</tr>
</tbody>
</table>

The OME-DB-24PR, 24 channel power relay output board, consists of 8 form C and 16 form A electromechanical relays for efficient switching of load via programmed control. The contact of each relay can control a 5A load at 250ACV/30VDCV. The relay is energized by applying a 5 voltage signal to the appropriate relay channel on the 20-pin flat cable connector (just used 16 relays) or 50-pin flat cable connector (OPTO-22 compatible, for DIO-24 series). Twenty four enunciator LEDs, one for each relay, light when their associated relay is activated. To avoid overloading your PC’s power supply, this board needs a +12VDC or +24VDC external power supply.

## 2.6.8 Daughter Board Comparison Table

<table>
<thead>
<tr>
<th></th>
<th>20-pin flat-cable</th>
<th>50-pin flat-cable</th>
<th>D-sub 37-pin</th>
</tr>
</thead>
<tbody>
<tr>
<td>OME-DB-37</td>
<td>No</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>OME-DN-37</td>
<td>No</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>OME-ADP-37/PCI</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>OME-ADP-50/PCI</td>
<td>No</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>OME-DB-24P</td>
<td>No</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>OME-DB-24PD</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>OME-DB-16P8R</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>OME-DB-24R</td>
<td>No</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>OME-DB-24RD</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>OME-DB-24C</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>OME-DB-24PRD</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>OME-DB-24POR</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>OME-DB-24SSR</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>
## 2.7 Pin Assignment

CN1: 37-PIN of D-type female connector.

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Description</th>
<th>Pin Number</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>N. C.</td>
<td>20</td>
<td>VCC</td>
</tr>
<tr>
<td>2</td>
<td>N. C.</td>
<td>21</td>
<td>GND</td>
</tr>
<tr>
<td>3</td>
<td>PB7</td>
<td>22</td>
<td>PC7</td>
</tr>
<tr>
<td>4</td>
<td>PB6</td>
<td>23</td>
<td>PC6</td>
</tr>
<tr>
<td>5</td>
<td>PB5</td>
<td>24</td>
<td>PC5</td>
</tr>
<tr>
<td>6</td>
<td>PB4</td>
<td>25</td>
<td>PC4</td>
</tr>
<tr>
<td>7</td>
<td>PB3</td>
<td>26</td>
<td>PC3</td>
</tr>
<tr>
<td>8</td>
<td>PB2</td>
<td>27</td>
<td>PC2</td>
</tr>
<tr>
<td>9</td>
<td>PB1</td>
<td>28</td>
<td>PC1</td>
</tr>
<tr>
<td>10</td>
<td>PB0</td>
<td>29</td>
<td>PC0</td>
</tr>
<tr>
<td>11</td>
<td>GND</td>
<td>30</td>
<td>PA7</td>
</tr>
<tr>
<td>12</td>
<td>N.C.</td>
<td>31</td>
<td>PA6</td>
</tr>
<tr>
<td>13</td>
<td>GND</td>
<td>32</td>
<td>PA5</td>
</tr>
<tr>
<td>14</td>
<td>N.C.</td>
<td>33</td>
<td>PA4</td>
</tr>
<tr>
<td>15</td>
<td>GND</td>
<td>34</td>
<td>PA3</td>
</tr>
<tr>
<td>16</td>
<td>N.C.</td>
<td>35</td>
<td>PA2</td>
</tr>
<tr>
<td>17</td>
<td>GND</td>
<td>36</td>
<td>PA1</td>
</tr>
<tr>
<td>18</td>
<td>VCC</td>
<td>37</td>
<td>PA0</td>
</tr>
<tr>
<td>19</td>
<td>GND</td>
<td>XXXXXXXX</td>
<td>This pin not available</td>
</tr>
</tbody>
</table>

All signals are TTL compatible.
<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Description</th>
<th>Pin Number</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>PC7</td>
<td>2</td>
<td>GND</td>
</tr>
<tr>
<td>3</td>
<td>PC6</td>
<td>4</td>
<td>GND</td>
</tr>
<tr>
<td>5</td>
<td>PC5</td>
<td>6</td>
<td>GND</td>
</tr>
<tr>
<td>7</td>
<td>PC4</td>
<td>8</td>
<td>GND</td>
</tr>
<tr>
<td>9</td>
<td>PC3</td>
<td>10</td>
<td>GND</td>
</tr>
<tr>
<td>11</td>
<td>PC2</td>
<td>12</td>
<td>GND</td>
</tr>
<tr>
<td>13</td>
<td>PC1</td>
<td>14</td>
<td>GND</td>
</tr>
<tr>
<td>15</td>
<td>PC0</td>
<td>16</td>
<td>GND</td>
</tr>
<tr>
<td>17</td>
<td>PB7</td>
<td>18</td>
<td>GND</td>
</tr>
<tr>
<td>19</td>
<td>PB6</td>
<td>20</td>
<td>GND</td>
</tr>
<tr>
<td>21</td>
<td>PB5</td>
<td>22</td>
<td>GND</td>
</tr>
<tr>
<td>23</td>
<td>PB4</td>
<td>24</td>
<td>GND</td>
</tr>
<tr>
<td>25</td>
<td>PB3</td>
<td>26</td>
<td>GND</td>
</tr>
<tr>
<td>27</td>
<td>PB2</td>
<td>28</td>
<td>GND</td>
</tr>
<tr>
<td>29</td>
<td>PB1</td>
<td>30</td>
<td>GND</td>
</tr>
<tr>
<td>31</td>
<td>PB0</td>
<td>32</td>
<td>GND</td>
</tr>
<tr>
<td>33</td>
<td>PA7</td>
<td>34</td>
<td>GND</td>
</tr>
<tr>
<td>35</td>
<td>PA6</td>
<td>36</td>
<td>GND</td>
</tr>
<tr>
<td>37</td>
<td>PA5</td>
<td>38</td>
<td>GND</td>
</tr>
<tr>
<td>39</td>
<td>PA4</td>
<td>40</td>
<td>GND</td>
</tr>
<tr>
<td>41</td>
<td>PA3</td>
<td>42</td>
<td>GND</td>
</tr>
<tr>
<td>43</td>
<td>PA2</td>
<td>44</td>
<td>GND</td>
</tr>
<tr>
<td>45</td>
<td>PA1</td>
<td>46</td>
<td>GND</td>
</tr>
<tr>
<td>47</td>
<td>PA0</td>
<td>48</td>
<td>GND</td>
</tr>
<tr>
<td>49</td>
<td>VCC</td>
<td>50</td>
<td>GND</td>
</tr>
</tbody>
</table>
3. I/O Control Register

3.1 How to Find the I/O Address

The plug & play BIOS will assign a proper I/O address to every OME-PIO/PISO series card in the power-on stage. The fixed IDs of OME-PIO/PISO series cards are given as following:

< REV 1.0 ~ REV 3.0 >:
- Vendor ID = 0xE159
- Device ID = 0x0002
- Sub-vendor ID = 0x80
- Sub-device ID = 0x01
- Sub-aux ID = 0x00

< REV 4.0 or above >:
- Vendor ID = 0xE159
- Device ID = 0x0001
- Sub-vendor ID = 0x5C80
- Sub-device ID = 0x01
- Sub-aux ID = 0x00

We provide all necessary functions as following:
1. PIO_DriverInit(&wBoard, wSubVendor, wSubDevice, wSubAux)
2. PIO_GetConfigAddressSpace(wBoardNo,*wBase,*wIrq, *wSubVendor, *wSubDevice, *wSubAux, *wSlotBus, *wSlotDevice)
3. Show_PIO_PISO(wSubVendor, wSubDevice, wSubAux)

All functions are defined in PIO.H. Refer to Chapter 4 for more information. The important driver information is given as following:

1. Resource-allocated information:
   - wBase : BASE address mapping in this PC
   - wIrq: IRQ channel number allocated in this PC

2. PIO/PISO identification information:
   - wSubVendor: subVendor ID of this board
   - wSubDevice: subDevice ID of this board
   - wSubAux: subAux ID of this board

3. PC’s physical slot information:
   - wSlotBus: hardware slot ID1 in this PC’s slot position
   - wSlotDevice: hardware slot ID2 in this PC’s slot position

The utility program, PIO_PISO.EXE, will detect & show all OME-PIO/PISO cards installed in this PC.
The sub-IDs of OME-PIO/PISO series card are given as following:

<table>
<thead>
<tr>
<th>OME-PIO/PISO series card</th>
<th>Description</th>
<th>Sub_vendor</th>
<th>Sub_device</th>
<th>Sub_AUX</th>
</tr>
</thead>
<tbody>
<tr>
<td>OME-PIO-D144 (Rev 4.0)</td>
<td>144 * D/I/O</td>
<td>5C80</td>
<td>01</td>
<td>00</td>
</tr>
<tr>
<td>OME-PIO-D96 (Rev 4.0)</td>
<td>96 * D/I/O</td>
<td>5880</td>
<td>01</td>
<td>10</td>
</tr>
<tr>
<td>OME-PIO-D64 (Rev 2.0)</td>
<td>64 * D/I/O</td>
<td>4080</td>
<td>01</td>
<td>20</td>
</tr>
<tr>
<td>OME-PIO-D56 (Rev 6.0)</td>
<td>24* D/I/O + 16<em>D/I + 16</em>D/O</td>
<td>C080</td>
<td>01</td>
<td>40</td>
</tr>
<tr>
<td>OME-PIO-D48 (Rev 2.0)</td>
<td>48*D/I/O</td>
<td>0080</td>
<td>01</td>
<td>30</td>
</tr>
<tr>
<td>OME-PIO-D24 (Rev 6.0)</td>
<td>24*D/I/O</td>
<td>C080</td>
<td>01</td>
<td>40</td>
</tr>
<tr>
<td>OME-PIO-821</td>
<td>Multi-function</td>
<td>80</td>
<td>03</td>
<td>10</td>
</tr>
<tr>
<td>OME-PIO-DA16 (Rev 4.0)</td>
<td>16*D/A</td>
<td>4180</td>
<td>00</td>
<td>00</td>
</tr>
<tr>
<td>OME-PIO-DA8 (Rev 4.0)</td>
<td>8*D/A</td>
<td>4180</td>
<td>00</td>
<td>00</td>
</tr>
<tr>
<td>OME-PIO-DA4 (Rev 4.0)</td>
<td>4*D/A</td>
<td>4180</td>
<td>00</td>
<td>00</td>
</tr>
<tr>
<td>OME-PISO-C64 (Rev 4.0)</td>
<td>64 * isolated D/O (Current Sinking)</td>
<td>0280</td>
<td>00</td>
<td>00</td>
</tr>
<tr>
<td>OME-PISO-A64 (Rev 3.0)</td>
<td>64 * isolated D/O (Current Sourcing)</td>
<td>0280</td>
<td>00</td>
<td>50</td>
</tr>
<tr>
<td>OME-PISO-P64 (Rev 4.0)</td>
<td>64 * isolated D/I</td>
<td>0280</td>
<td>00</td>
<td>10</td>
</tr>
<tr>
<td>OME-PISO-P32C32 (Rev 5.0)</td>
<td>32 * isolated D/O (Current Sinking) +32 * isolated D/I</td>
<td>80</td>
<td>08</td>
<td>20</td>
</tr>
<tr>
<td>OME-PISO-P32A32 (Rev 3.0)</td>
<td>32 * isolated D/O (Current Sourcing) +32 * isolated D/I</td>
<td>8280</td>
<td>00</td>
<td>70</td>
</tr>
<tr>
<td>OME-PISO-P8R8 (Rev 2.0)</td>
<td>8* isolated D/I + 8 * 220V relay</td>
<td>4200</td>
<td>00</td>
<td>30</td>
</tr>
<tr>
<td>OME-PISO-P8SSR8AC (Rev 2.0)</td>
<td>8* isolated D/I + 8 * SSR /AC</td>
<td>4200</td>
<td>00</td>
<td>30</td>
</tr>
<tr>
<td>OME-PISO-P8SSR8DC (Rev 2.0)</td>
<td>8* isolated D/I + 8 * SSR /DC</td>
<td>4200</td>
<td>00</td>
<td>30</td>
</tr>
<tr>
<td>OME-PISO-730 (Rev 2.0)</td>
<td>16<em>DI + 16</em>D/O + 16* isolated D/I + 16* isolated D/O (Current Sinking)</td>
<td>C2FF</td>
<td>00</td>
<td>40</td>
</tr>
<tr>
<td>OME-PISO-730A (Rev 3.0)</td>
<td>16<em>DI + 16</em>D/O + 16* isolated D/I + 16* isolated D/O (Current Sourcing)</td>
<td>62FF</td>
<td>00</td>
<td>80</td>
</tr>
<tr>
<td>OME-PISO-813 (Rev 2.0)</td>
<td>32 * isolated A/D</td>
<td>4280</td>
<td>02</td>
<td>00</td>
</tr>
<tr>
<td>OME-PISO-DA2 (Rev 5.0)</td>
<td>2 * isolated D/A</td>
<td>4280</td>
<td>03</td>
<td>00</td>
</tr>
</tbody>
</table>

Note: If your board is a different version, it may also have different sub IDs. We offer the same function calls irrespective of the board version.
3.1.1 PIO_DriverInit

PIO_DriverInit(&wBoards, wSubVendor, wSubDevice, wSubAux)

- wBoards = 0 to N → Number of boards found in this PC
- wSubVendor → SubVendor ID of board to find
- wSubDevice → SubDevice ID of board to find
- wSubAux → SubAux ID of board to find

This function can detect all OME-PIO/PISO series card in the system. It is implemented based on the PCI Plug & Play mechanism. It will find all OME-PIO/PISO series cards installed in this system & save all their resources in the library.

Find all PIO/PISO in this PC

```c
/* Step 1: Detect all OME-PIO/PISO series in this PC */
wRetVal=PIO_DriverInit(&wBoards, 0xff, 0xff, 0xff); /* Find all OME-PIO_PISO */
printf("There are %d OME-PIO_PISO Cards in this PC",wBoards);
if (wBoards==0 ) exit(0);

/* Step 2: Save resource of all OME-PIO/ISO cards installed in this PC */
for(i=0; i<wBoards; i++)
{
    PIO_GetConfigAddressSpace(i, &wBase, &wIrq, &wSubVendor, &wSubDevice, &wSubAux,
    &wSlotBus, &wSlotDevice);
    printf("Card_%d: wBase=%x, wIrq=%x, subID=[%x,%x,%x], SlotID=[%x,%x]",i,wBase,wIrq,wSubVendor,wSubDevice,
    wSubAux,wSlotBus,wSlotDevice);
    printf(" --> ");
    ShowPioPiso(wSubVendor,wSubDevice,wSubAux);
}
```

Find all OME-PIO-D144 in this PC

```c
/* Step 1: Detect all OME-PIO-D144 cards first */
wSubVendor=0x80; wSubDevice=0x01; wSubAux=0x00; /* for PIO_D144 */
wRetVal=PIO_DriverInit(&wBoards, wSubVendor, wSubDevice, wSubAux);
printf("There are %d OME-PIO-D144 Cards in this PC",wBoards);

/* Step 2: Save resource of all OME-PIO-D144 cards installed in this PC */
for (i=0; i<wBoards; i++)
{
    PIO_GetConfigAddressSpace(i, &wBase, &wIrq, &wID1, &wID2, &wID3, &wID4, &wID5);
    printf("Card_%d: wBase=%x, wIrq=%x", i, wBase, wIrq);
    wConfigSpace[i][0]=wBaseAddress; /* save all resource of this card */
    wConfigSpace[i][1]=wIrq; /* save all resource of this card */
}
```
3.1.2 PIO_GetConfigAddressSpace

PIO_GetConfigAddressSpace(wBoardNo,*wBase,*wIrq, *wSubVendor,
                        *wSubDevice, *wSubAux,*wSlotBus,*wSlotDevice)

• wBoardNo=0 to N → totally N+1 boards found by PIO_DriveInit(...)
• wBase → base address of the board control word
• wIrq → allocated IRQ channel number of this board
• wSubVendor → subVendor ID of this board
• wSubDevice → subDevice ID of this board
• wSubAux → subAux ID of this board
• wSlotBus → hardware slot ID1 of this board
• wSlotDevice → hardware slot ID2 of this board

The user can use this function to save resource of all OME-PIO/PISO cards installed in this system. Then the application program can control all functions of OME-PIO/PISO series card directly.

Find the configure address space of OME-PIO-D144

/* Step1: Detect all OME-PIO-D144 cards first */
wSubVendor=0x80; wSubDevice=0x01; wSubAux=0x00; /* for OME-PIO-D144 */
wRetVal=PIO_DriverInit(&wBoards, wSubVendor,wSubDevice,wSubAux);
printf("Threr are %d OME-PIO-D144 Cards in this PC\n",wBoards);

/* Step2: Save resource of all OME-PIO-D144 cards installed in this PC */
for (i=0; i<wBoards; i++)
{
    PIO_GetConfigAddressSpace(i,&wBase,&wIrq,&t1,&t2,&t3,&t4,&t5);
    printf("Card_%d: wBase=%x, wIrq=%x", i,wBase,wIrq);
    wConfigSpace[i][0]=wBaseAddress; /* save all resource of this card */
    wConfigSpace[i][1]=wIrq; /* save all resource of this card */
}

/* Step3: Control the OME-PIO-D144 directly */
wBase=wConfigSpace[0][0]; /* get base address the card_0 */
outp(wBase,1); /* enable all D/I/O operation of card_0 */
wBase=wConfigSpace[1][0]; /* get base address the card_1 */
outp(wBase,1); /* enable all D/I/O operation of card_1 */
### 3.1.3 Show_PIO_PISO

**Show_PIO_PISO(wSubVendor, wSubDevice, wSubAux)**

- `wSubVendor` → subVendor ID of board to find
- `wSubDevice` → subDevice ID of board to find
- `wSubAux` → subAux ID of board to find

This function will output a text string for the special subIDs. This text string is the same as that defined in PIO.H

The demo program is given as follows:

```c
wRetVal=PIO_DriverInit(&wBoards,0xff,0xff,0xff); /* find all PIO_PISO series card*/
printf("There are %d OME-PIO_PISO Cards in this PC",wBoards);
if (wBoards==0 ) exit(0);

printf("-------------------------------------------------------------------
for(i=0; i<wBoards; i++)
{
PIO_GetConfigAddressSpace(i,&wBase,&wIrq,&wSubVendor,
&wSubDevice,&wSubAux,&wSlotBus,&wSlotDevice);
printf("Card_%d:wBase=%x,wIrq=%x,subID=[%x,%x,%x],
SlotID=[%x,%x]",i,wBase,wIrq,wSubVendor,wSubDevice,
wSubAux,wSlotBus,wSlotDevice);
printf(" -- > ");
ShowPioPiso(wSubVendor,wSubDevice,wSubAux);
}
```
3.2 The Assignment of I/O Address

The Plug & Play BIOS will assign the proper I/O address to OME-PIO/PISO series card. If there is only one OME-PIO/PISO board, the user can identify the board as card_0. If there are two OME-PIO/PISO boards in the system, the user will be very difficult to identify which board is card_0? The software driver can support 16 boards max. Therefore the user can install 16 boards of OME-PIO/PSIO series in one PC system. How to find the card_0 & card_1?

The simplest way to identify which card is card_0 is to use wSlotBus & wSlotDevice as follows:
1. Remove all OME-PIO-D144 from this PC
2. Install one OME-PIO-D144 into the PC’s PCI_slot1, run PIO_PISO.EXE & record the wSlotBus1 & wSlotDevice1
3. Remove all OME-PIO-D144 from this PC
4. Install one OME-PIO-D144 into the PC’s PCI_slot2, run PIO_PISO.EXE & record the wSlotBus2 & wSlotDevice2
5. Repeat (3) & (4) for all PCI_slot?, record all wSlotBus? & wSlotDevice?

The records may be as follows:

<table>
<thead>
<tr>
<th>PC’s PCI slot</th>
<th>WslotBus</th>
<th>WslotDevice</th>
</tr>
</thead>
<tbody>
<tr>
<td>Slot_1</td>
<td>0</td>
<td>0x07</td>
</tr>
<tr>
<td>Slot_2</td>
<td>0</td>
<td>0x08</td>
</tr>
<tr>
<td>Slot_3</td>
<td>0</td>
<td>0x09</td>
</tr>
<tr>
<td>Slot_4</td>
<td>0</td>
<td>0x0A</td>
</tr>
<tr>
<td>PCI-BRIDGE</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Slot_5</td>
<td>1</td>
<td>0x0A</td>
</tr>
<tr>
<td>Slot_6</td>
<td>1</td>
<td>0x08</td>
</tr>
<tr>
<td>Slot_7</td>
<td>1</td>
<td>0x09</td>
</tr>
<tr>
<td>Slot_8</td>
<td>1</td>
<td>0x07</td>
</tr>
</tbody>
</table>

The above procedure will record all wSlotBus? & wSlotDevice? in the PC. These values will be mapped to this PC’s physical slot. This mapping will not be changed for any OME-PIO/PISO cards. So it can be used to identify the specified OME-PIO/PISO card as following:

Step1: Record all wSlotBus? & wSlotDevice?
Step2: Use PIO_GetConfigAddressSpace(…) to get the specified card’s wSlotBus & wSlotDevice
Step3: The user can identify the specified PIO/PISO card if they compare the wSlotBus & wSlotDevice in step2 to step1.

The simplest way to find the card number is to use DEM10.EXE given in DOS or WINDWS demo program.

This demo program will send a value to D/O of CN2 and read back from D/I of CN3. If the user installs a 50-pin flat-cable between CN2 & CN3, the value read from D/I will be the same as D/O. The operation steps are given as follows:

1. Remove all 50-pin flat-cable between CN2 and CN3
2. Install all OME-PIO-D144 cards into this PC system
3. Power-on and run DEM10.EXE
4. Now all D/I value will be different from D/O value
5. Install a 50-pin flat cable into CN2 & CN3 of any OME-PIO-D144 card
6. There will be one card’s D/I value = D/O value, the card number is also show in screen

Therefore the user can find the card number very easily if they install a 50-pin flat-cable into OME-PIO-D144 sequentially.
### 3.3 The I/O Address Map

The I/O address of PIO/PISO series card is automatically assigned by the main board ROM BIOS. The I/O address can also be re-assigned by user. **It is strongly recommended to the user to not change the I/O address.** The Plug & Play BIOS will assign proper I/O address to each OME-PIO/PISO series card very well. The I/O addresses of OME-PIO-D144 are given as follows:

<table>
<thead>
<tr>
<th>Address</th>
<th>Read</th>
<th>Write</th>
</tr>
</thead>
<tbody>
<tr>
<td>WBase+0</td>
<td>RESET\ control register</td>
<td>Same</td>
</tr>
<tr>
<td>WBase+2</td>
<td>Aux control register</td>
<td>Same</td>
</tr>
<tr>
<td>WBase+3</td>
<td>Aux data register</td>
<td>Same</td>
</tr>
<tr>
<td>WBase+5</td>
<td>INT mask control register</td>
<td>Same</td>
</tr>
<tr>
<td>WBase+7</td>
<td>Aux pin status register</td>
<td>Same</td>
</tr>
<tr>
<td>WBase+0x2a</td>
<td>INT polarity control register</td>
<td>Same</td>
</tr>
<tr>
<td>WBase+0xc0</td>
<td>Read 8-bit data from D/I port</td>
<td>Write 8-bit data to D/O port</td>
</tr>
<tr>
<td>WBase+0xc4</td>
<td>Reserved</td>
<td>Select the active I/O port</td>
</tr>
<tr>
<td>WBase+0xc8</td>
<td>Reserved</td>
<td>I/O Port 0-5 direction control</td>
</tr>
<tr>
<td>WBase+0xcc</td>
<td>Reserved</td>
<td>I/O Port 6-11 direction control</td>
</tr>
<tr>
<td>WBase+0xd0</td>
<td>Reserved</td>
<td>I/O Port 12-17 direction control</td>
</tr>
</tbody>
</table>

Note. Refer to Sec. 3.1 for more information about wBase.

#### 3.3.1 RESET\ Control Register

(Read/Write): wBase+0

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Note. Refer to Sec. 3.1 for more information about wBase.

When the PC is first powered up, the RESET\ signal is in Low-state. **This will disable all D/I/O operations.** The user has to set the RESET\ signal to High-state before any D/I/O command.

```c
outp(wBase,1);  /* RESET\=High \rightarrow all D/I/O are enable now */
outp(wBase,0);   /* RESET\=Low \rightarrow all D/I/O are disable now */
```

*OME-PIO-D144 User’s Manual (Ver.2.1, Sep/2001)*
3.3.2 AUX Control Register

(Read/Write): wBase+2

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Aux7</td>
<td>Aux6</td>
<td>Aux5</td>
<td>Aux4</td>
<td>Aux3</td>
<td>Aux2</td>
<td>Aux1</td>
<td>Aux0</td>
</tr>
</tbody>
</table>

Note. Refer to Sec. 3.1 for more information about wBase.
Aux?=0→ this Aux is used as a D/I
Aux?=1→ this Aux is used as a D/O

When the PC is first power-on, All Aux? signal are in Low-state. All Aux? are designed as D/I for all PIO/PISO series. Please set all Aux? in D/I state.

3.3.3 AUX data Register

(Read/Write): wBase+3

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Aux7</td>
<td>Aux6</td>
<td>Aux5</td>
<td>Aux4</td>
<td>Aux3</td>
<td>Aux2</td>
<td>Aux1</td>
<td>Aux0</td>
</tr>
</tbody>
</table>

Note. Refer to Sec. 3.1 for more information about wBase.

When the Aux is used as D/O, the output state is controlled by this register. This register is designed for feature extension, so don’t control this register now.

3.3.4 INT Mask Control Register

(Read/Write): wBase+5

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>CN1_PC3</td>
<td>CN1_PC2</td>
<td>CN1_PC1</td>
<td>CN1_PC0</td>
</tr>
</tbody>
</table>

Note. Refer to Sec. 3.1 for more information about wBase.

PC0=0→ Disable PC0 of CN1 as a interrupt signal (Default).
PC0=1→ Enable PC0 of CN1 as a interrupt signal

```c
outp(wBase+5,0);  /* Disable interrupt */
outp(wBase+5,1);  /* Enable interrupt CN1_PC0 */
outp(wBase+5,0x0f); /* Enable interrupt CN1_PC0,CN1_PC1,CN1_PC2,CN1_PC3 */
```
3.3.5 **Aux Status Register**

(Read/Write): wBase+7

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Aux7</td>
<td>Aux6</td>
<td>Aux5</td>
<td>Aux4</td>
<td>Aux3</td>
<td>Aux2</td>
<td>Aux1</td>
<td>Aux0</td>
</tr>
</tbody>
</table>

*Note. Refer to Sec. 3.1 for more information about wBase.*

Aux0=CN_PC0, Aux1=CN1_PC1, Aux2=CN1_PC2, CN1_Aux3=PC3, Aux7~4=Aux-ID. Refer to DEMO5.C for more information. The Aux0~3 are used as interrupt source. The interrupt service routine has to read this register for interrupt source identification. Refer to Sec. 2.5 for more information.

3.3.6 **Interrupt Polarity Control Register**

(Read/Write): wBase+0x2A

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>CN1_PC3</td>
<td>CN1_PC2</td>
<td>CN1_PC1</td>
<td>CN1_PC0</td>
</tr>
</tbody>
</table>

*Note. Refer to Sec. 3.1 for more information about wBase.*

For Example:
CN1_PC0=0 → select the non-inverted signal from PC0 of CN1_PC.
CN1_PC0=1 → select the inverted signal from PC0 of CN1_PC.

```c
outp(wBase+0x2a,0x0f); /* select the non-inverted input CN1_PC0/1/2/3 */
outp(wBase+0x2a,0);  /* select the inverted input of CN1_PC0/1/2/3 */

outp(wBase+0x2a,0xe); /* select the inverted input of CN1_PC0 */
/* select the non-inverted input CN1_PC1/2/3 */

outp(wBase+0x2a,0x03); /* select the inverted input of CN1_PC0/1 */
/* select the non-inverted input CN1_PC2/3 */
```

Refer to Sec. 2.5 for more information.
Refer to DEMO5.C for more information.
3.3.7 Read/Write 8-bit data Register

(Read/Write): wBase+0xc0

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>D7</td>
<td>D6</td>
<td>D5</td>
<td>D4</td>
<td>D3</td>
<td>D2</td>
<td>D1</td>
<td>D0</td>
</tr>
</tbody>
</table>

Note. Refer to Sec. 3.1 for more information about wBase.

There are eighteen 8-bit I/O port in the OME-PIO-D144. Every I/O port can be programmed as D/I or D/O port. Refer to Sec. 3.3.9 for D/I or D/O selection. When the PC is first power-on, all eighteen ports are used as D/I port.

outp(wBase+0xc0,Val);  /* write to D/O port */
Val=inp(wBase+0xc0);    /* read from D/I port */

3.3.8 Active I/O Port Control Register

(Read/Write): wBase+0xc4

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>D7</td>
<td>D6</td>
<td>D5</td>
<td>D4</td>
<td>D3</td>
<td>D2</td>
<td>D1</td>
<td>D0</td>
</tr>
</tbody>
</table>

Note. Refer to Sec. 3.1 for more information about wBase.

There are eighteen 8-bit I/O port in the OME-PIO-D144. Only one I/O port can be active at the same time.

outp(wBase+0xc4,0);            /* I/O port_0 is active now */
outp(wBase+0xc4,1);            /* I/O port_1 is active now */
outp(wBase+0xc4,17);           /* I/O port_17 is active now */

Refer to Sec. 2.2 for I/O port location.
3.3.9  I/O Selection Control Register

(Write): wBase+0xc8

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CN2_PA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CN2_PB</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CN2_PC</td>
</tr>
</tbody>
</table>

(Write): wBase+0xcc

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CN4_PA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CN4_PB</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CN4_PC</td>
</tr>
</tbody>
</table>

(Write): wBase+0xd0

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CN6_PA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CN6_PB</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CN6_PC</td>
</tr>
</tbody>
</table>

**Note.** Refer to Sec. 3.1 for more information about wBase.

For example:

CN1_PA=1 \(\rightarrow\) Port is used as a D/I port.

CN1_PA=0 \(\rightarrow\) Port is used as a D/O port.

There are eighteen 8-bit I/O ports in the OME-PIO-D144. Every I/O port can be programmed as D/I or D/O port. When the PC is first powered up, all eighteen ports are used as D/I port. The I/O port location is given as follows:

<table>
<thead>
<tr>
<th>Connector of OME-PIO-D144</th>
<th>PA0 to PA7</th>
<th>PB0 to PB7</th>
<th>PC0 to PC7</th>
</tr>
</thead>
<tbody>
<tr>
<td>CN1</td>
<td>CN1_PA</td>
<td>CN1_PB</td>
<td>CN1_PC</td>
</tr>
<tr>
<td>CN2</td>
<td>CN2_PA</td>
<td>CN2_PB</td>
<td>CN2_PC</td>
</tr>
<tr>
<td>CN3</td>
<td>CN3_PA</td>
<td>CN3_PB</td>
<td>CN3_PC</td>
</tr>
<tr>
<td>CN4</td>
<td>CN4_PA</td>
<td>CN4_PB</td>
<td>CN4_PC</td>
</tr>
<tr>
<td>CN5</td>
<td>CN5_PA</td>
<td>CN5_PB</td>
<td>CN5_PC</td>
</tr>
<tr>
<td>CN6</td>
<td>CN6_PA</td>
<td>CN6_PB</td>
<td>CN6_PC</td>
</tr>
</tbody>
</table>

outp(wBase+0xc8,0);  /* CN1_PA/PB/PC to CN2_PA/PB/PC are all D/O port */

outp(wBase+0xcc,0x3f);  /* CN3_PA/PB/PC to CN4_PA/PB/PC are all D/I port */

outp(wBase+0xd0,0x38);  /* CN5_PA/PB/PC are all D/O port */
  /* CN6_PA/PB/PC are all D/I port */

Refer to Sec. 2.2 for I/O Port Location.
4. Demo Program

There are about 5 demo programs provided on the company floppy disk or CD-ROM. The source programs for library & demo programs are all provided on the disk. These demo programs will help users to solve real world problems.

- \TC\*.\* → for Turbo C 2.xx or above
- \TC\LARGE\*.\* → for large model
- \TC\LARGE\LIB\*.\* → for library source code
- \TC\LARGE\DEMO?\*.\* → demo program source code

- \TC\LARGE\LIB\PIO.H → library header file
- \TC\LARGE\LIB\PIO.C → library source file
- \TC\LARGE\LIB\A.BAT → compiler file
- \TC\LARGE\LIB\B.BAT → link file
- \TC\LARGE\LIB\PIO.LIB → library file

- \TC\LARGE\DEMO1\PIO.H → library header file
- \TC\LARGE\DEMO1\DEMO1.C → demo1 source file
- \TC\LARGE\DEMO1\DEMO1.PRJ → TC project file
- \TC\LARGE\DEMO1\IOPORTL.LIB → I/O port library file
- \TC\LARGE\DEMO1\PIO.LIB → library file
- \TC\LARGE\DEMO1\DEMO1.EXE → demo1 execution file
/* The header file for OME-PIO-D144 card */
#define Disable 0
#define Enable 1
#define D144 wBase+0x00
#define IO_SCR0 wBase+0xc8
#define IO_SCR1 wBase+0xcc
#define IO_SCR2 wBase+0xd0
#define AUX_CR wBase+0x02
#define AUX_DR wBase+0x03
#define INT_MCR wBase+0x05
#define AUX_SR wBase+0x07
#define INT_PCR wBase+0x2a
#define RW_8BitDR wBase+0xc0
#define ACT_IOPCR wBase+0xc4
#define CN1_PA 0
#define CN1_PB 1
#define CN1_PC 2
#define CN2_PA 3
#define CN2_PB 4
#define CN2_PC 5
#define CN3_PA 6
#define CN3_PB 7
#define CN3_PC 8
#define CN4_PA 9
#define CN4_PB 10
#define CN4_PC 11
#define CN5_PA 12
#define CN5_PB 13
#define CN5_PC 14
#define CN6_PA 15
#define CN6_PB 16
#define CN6_PC 17
4.2 Demo1: Use D/O of CN1

/* ----------------------------------------------------------- */
/* demo 1 : D/O demo */
/* step 1 : connect a OME-DB-24C to CN1 of OME-PIO-D144 */
/* step 2 : run DEMO1.EXE */
/* step 3 : check the LEDs of OME-DB-24C turn on sequentially */
/* ----------------------------------------------------------- */

#include "PIO.H"

int main()
{
    int i;
    WORD wBoards;
    WORD wBase,wIrq,wSubVendor,wSubDevice,wSubAux,wSlotBus,wSlotDevice;
    char c;

    clrscr();
    PIO_DriverInit(&wBoards,0x80,0x01,0x00); /* for OME-PIO-D144 */
    printf("(1) Therer are %d OME-PIO-D144 Cards in this PC",wBoards);
    if ( wBoards==0 )
    {
        putch(0x07);  putch(0x07);  putch(0x07);
        printf("(1) There are no OME-PIO-D144 card in this PC !!!\n");
        exit(0);
    }

    printf("(2) The Configuration Space -> wBase\n");
    for(i=0; i<wBoards; i++)
    {
        PIO_GetConfigAddressSpace(i,&wBase,&wIrq,&wSubVendor,&wSubDevice,
        &wSubAux,&wSlotBus,&wSlotDevice);
        printf("Card_%d:wBase=%x,wIrq=%x,subID=[%x,%x,%x],SlotID=[%x,%x]\n",i,wBase,wIrq,wSubVendor,wSubDevice,wSubAux,wSlotBus,wSlotDevice);
    }
    /* select card 0 */
    PIO_GetConfigAddressSpace(0,&wBase,&wIrq,&wSubVendor,&wSubDevice,
    &wSubAux,&wSlotBus,&wSlotDevice);
    printf("(3) *** Card_0 D/O test, wBase=%x ***\n",wBase);

    /* step 1: make sure which ports are D/O ports */
    /* in this demo --> only CN1_PA, CN1_PB, CN1_PC are D/O port */
    /* step 2: enable all D/I/O port */
    outp(wBase,1); /* enable D/I/O */
    /* step 3: select the active port */
    outp(wBase+0xc4,0); /* select CN1_PA */
    /* step 4: send initial-value to D/O latch register of active port */
    outp(wBase+0xc0,0); /* set CN1_PA0 to CN1_PA7 to 0 */
    /* step 5: repeat for all D/O ports */
    outp(wBase+0xc4,1); /* select CN1_PB */
    outp(wBase+0xc0,0); /* set CN1_PB0 to CN1_PB7 to 0 */
    outp(wBase+0xc4,2); /* select CN1_PC */
    outp(wBase+0xc0,0); /* set CN1_PC0 to CN1_PC7 to 0 */
    /* step 6: configure all I/O port */
    outp(wBase+0xc8,0x00); /* CN1 to CN2 port are all output */
}

OME-PIO-D144 User’s Manual  (Ver.2.1, Sep/2001)  -----  35
outp(wBase+0xcc,0x00);  /* CN3 to CN4 port are all output */
outp(wBase+0xd0,0x00);  /* CN5 to CN6 port are all output */

for (;;)
{
    printf("\nCN1 : PA=0x55, PB=0xAA, PC=0x5A, press Q to stop\n");
    outp(wBase+0xc4,0);  /* select CN1_PA */
    outp(wBase+0xc0,0x55);  /* set CN1_PA=0x55 */
    outp(wBase+0xc4,1);  /* select CN1_PB */
    outp(wBase+0xc0,0xaa);  /* set CN1_PB=0xaa */
    outp(wBase+0xc4,2);  /* select CN1_PC */
    outp(wBase+0xc0,0x5a);  /* set CN1_PC=0x5a */
    c=getch(); if ((c=='Q') || (c=='q')) break;

    printf("\nCN1 : PA=0xAA, PB=0x55, PC=0xA5, press Q to stop\n");
    outp(wBase+0xc4,0);  /* select CN1_PA */
    outp(wBase+0xc0,0xAA);  /* set CN1_PA=0xAA */
    outp(wBase+0xc4,1);  /* select CN1_PB */
    outp(wBase+0xc0,0x55);  /* set CN1_PB=0x55 */
    outp(wBase+0xc4,2);  /* select CN1_PC */
    outp(wBase+0xc0,0xa5);  /* set CN1_PC=0xA5 */
    c=getch(); if ((c=='Q') || (c=='q')) break;
}
PIO_DriverClose();
}
4.3 Demo2: Use D/O of CN1~CN6

/* demo 2 : D/O demo for CN1 ~ CN6 */
/* step 1 : connect a OME-DB-24C to CN1 ~ CN6 of OME-PIO-D144 */
/* step 2 : run DEMO2.EXE */
/* step 3 : check the LED's of OME-DB-24C turn on sequentially */

#include "PIO.H"

int main()
{
    int i, j, k, jj;
    WORD wBoards, wRetVal;
    WORD wBase, wIrq, wSubVendor, wSubDevice, wSubAux, wSlotBus, wSlotDevice;
    char c;

    clrscr();
    PIO_DriverInit(&wBoards, 0x80, 0x01, 0x00); /* for OME-PIO-D144 */
    printf("(1) There are %d OME-PIO-D144 Cards in this PC", wBoards);
    if (wBoards==0)
    {
        putch(0x07); putch(0x07); putch(0x07);
        printf("(1) There are no OME-PIO-D144 card in this PC !!!\n");
        exit(0);
    }
    printf("(2) The Configuration Space ->   wBase\n"):
    for(i=0; i<wBoards; i++)
    {
        PIO_GetConfigAddressSpace(i, &wBase, &wIrq, &wSubVendor, &wSubDevice,
                                   &wSubAux, &wSlotBus, &wSlotDevice);
        printf("Card_%d: wBase=%x, wIrq=%x, subID=[%x,%x,%x], SlotID=[%x,%x]\n", i, wBase, wIrq, wSubVendor, wSubDevice, wSubAux, wSlotBus, wSlotDevice);
    }

    /* select card 0 */
    PIO_GetConfigAddressSpace(0, &wBase, &wIrq, &wSubVendor, &wSubDevice,
                               &wSubAux, &wSlotBus, &wSlotDevice);

    /* step 1: make sure which ports are D/O ports */
    /* in this demo --> all D/O ports are output port */
    /* step 2: enable all D/I/O port */
    outp(wBase, 1); /* enable D/I/O */

    /* step 3: select the active port */
    /* step 4: send initial-value to D/O latch register of active port */
    /* step 5: repeat for all D/O ports */
    for (i=0; i<18; i++)
    {
        outp(wBase+0xc4, i); /* select CN1 to CN6 port */
        outp(wBase+0xc0, 0); /* set 8-bit D/O latch register */
    }

    /* step 6: configure all I/O port */
    outp(wBase+0xc8, 0x00); /* CN1 to CN2 port are all output */
    outp(wBase+0xcc, 0x00); /* CN3 to CN4 port are all output */
    outp(wBase+0xd0, 0x00); /* CN5 to CN6 port are all output */
    /* K=PA/PC */
}

OME-PIO-D144 User’s Manual (Ver.2.1, Sep/2001)  -----  37
This demo program is designed for CN1 ~ CN6. The user can install an OME-DB-24C into CN1 ~ CN6 of OME-PIO-D144. This demo will request the user to input a number K as following:

If the OME-DB-24C is installed in CN1 → key in 0  
If the OME-DB-24C is installed in CN2 → key in 3  
If the OME-DB-24C is installed in CN3 → key in 6  
If the OME-DB-24C is installed in CN4 → key in 9  
If the OME-DB-24C is installed in CN5 → key in 12  
If the OME-DB-24C is installed in CN6 → key in 15  
Then this demo program will test D/O of PA, PB and PC sequentially.
4.4 Demo3: Interrupt demo1

#include "PIO.H"
#define A1_8259 0x20
#define A2_8259 0xA0
#define EOI 0x20

WORD init_low();
static void interrupt irq_service();
int COUNT,irqmask,now_int_state;
WORD wBase,wIrq;

int main()
{
  int i,j;
  WORD wBoards,wRetVal;
  WORD wSubVendor,wSubDevice,wSubAux,wSlotBus,wSlotDevice;
  char c;
  DWORD dwVal;
  clrscr();
  PIO_DriverInit(&wBoards,0x80,0x01,0x00);
  printf("(1) Threr are %d OME-PIO-D144 Cards in this PC",wBoards);
  if ( wBoards==0 )
    {
      putch(0x07);  putch(0x07);  putch(0x07);
      printf("(1) There are no OME-PIO-D144 card in this PC !!!\n");
      exit(0);
    }
  printf("(2) Show the Configuration Space of all OME-PIO-D144:");
  for(i=0; i<wBoards; i++)
    {
      PIO_GetConfigAddressSpace(i,&wBase,&wIrq,&wSubVendor,&wSubDevice,
                                &wSubAux,&wSlotBus,&wSlotDevice);
      printf("(3) *** Card_%d, wBaseAddr=%x ***",i,wBase);
    }
  /* select card_0 */
  PIO_GetConfigAddressSpace(0,&wBase,&wIrq,&wSubVendor,&wSubDevice,
                            &wSubAux,&wSlotBus,&wSlotDevice);
  printf("(3) *** Card_0, wBaseAddr=%x ***,wBaseAddr);\n" ,wBase);
  COUNT=0;
  outp(wBase+0xc8,0xff);  /* port_0 to port_5 are all input */
  printf("(4) *** show the count of High_pulse **\n");
  init_low();
  for (;;) 
    {
      printf("(4) *** show the count of High_pulse **\n");
      if (kbhit()! =0) {getch(); break; }
    }
outp(wBase+5,0);  /* disable all interrupt */
PIO_DriverClose();

/* --------------------------------------------------------------- */
/* Use PC0 as external interrupt signal */

WORD init_low()
{
DWORD dwVal;
disable();
outp(wBase+5,0);  /* disable all interrupt */
if (wIrq<8)
{
    irqmask=inp(A1_8259+1);
    outp(A1_8259+1,irqmask & (0xff ^ (1 << wIrq)));
    setvect(wIrq+8, irq_service);
}
else
{
    irqmask=inp(A1_8259+1);
    outp(A1_8259+1,irqmask & 0xfb); /* IRQ2 */
    outp(A1_8259+1,irqmask & (0xff ^ (1 << wIrq)));
    irqmask=inp(A2_8259+1);
    outp(A2_8259+1,irqmask & (0xff ^ (1 << (wIrq-8))));
    setvect(wIrq-8+0x70, irq_service);
}
outp(wBase+0x2a,0);  /* select the non-inverte input */
now_int_state=0;  /* now int_signal is low */
outp(wBase+5,1);  /* enable interrupt */
enable();
}

void interrupt irq_service()
{
if (now_int_state==0)
{
    COUNT++;         /* find a high_pulse */
    outp(wBase+0x2a,1);    /* select the inverte input */
    now_int_state=1;    /* now int_signal is High */
}
else
{
    /* find a low_pulse here */
    outp(wBase+0x2a,0);    /* select the non-inverte input */
    now_int_state=0;     /* now int_signal is High */
}
if (wIrq>=8) outp(A2_8259,0x20);
outp(A1_8259,0x20);
}

Refer to Sec. 2.5.1 for more information.
4.5 Demo4: Interrupt demo2

*----------------------------------------------------------*
/* demo 4 : count low pulse of PC0                        */
/* (Initial High & active Low)                           */
/* step 1 : run demo4.exe                                */
*----------------------------------------------------------*

#include "PIO.H"
#define A1_8259 0x20
#define A2_8259 0xA0
#define EOI 0x20

WORD init_high();
WORD wBase,wIrq;

static void interrupt irq_service();
int COUNT,irqmask,now_int_state;

int main()
{
    int i,j;
    WORD wBoards;
    WORD wSubVendor,wSubDevice,wSubAux,wSlotBus,wSlotDevice;
    char c;
    DWORD dwVal;

clrscr();
PIO_DriverInit(&wBoards,0x80,0x01,0x00);
printf("(1) Threr are %d OME-PIO-D144 Cards in this PC",wBoards);
if ( wBoards==0 )
    {
        putch(0x07);  putch(0x07);  putch(0x07);
        printf("(1) There are no OME-PIO-D144 card in this PC !!!\n");
        exit(0);
    }

printf("(2) Show the Configuration Space of all OME-PIO-D144:");
for(i=0; i<wBoards; i++)
    {
PIO_GetConfigAddressSpace(i,&wBase,&wIrq,&wSubVendor,&wSubDevice,
        &wSubAux,&wSlotBus,&wSlotDevice);
    printf("Card_%d: wBase=%x,wIrq=%x,subID=\[%x,%x,%x\],SlotID=\[%x,%x\]"
        ,i,wBase,wIrq,wSubVendor,wSubDevice,wSubAux,wSlotBus,wSlotDevice);
}

/* select card_0 */
PIO_GetConfigAddressSpace(0,&wBase,&wIrq,&wSubVendor,&wSubDevice,
    &wSubAux,&wSlotBus,&wSlotDevice);

printf("(3) *** Card_0, wBaseAddr=%x ***",wBaseAddr);
COUNT=0;
outp(wBase+0xc8,0xff);  /* CN1 to CN2 port are all input */
printf("(4) *** show the count of High_pulse ***\n");
init_high();
for (;;)
    {
        printf("\nCOUNT=%d",COUNT);
        if (kbhit()! =0) {getch(); break;}
    }
outp(wBase+5,0);  /* disable all interrupt */
PIO_DriverClose();
}

/* ---------------------------- */
/* Use PC0 as external interrupt signal */
WORD init_high()
{
    DWORD dwVal;

disable();

outp(wBase+5,0);  /* disable all interrupt */
if (wIrq<8)
{
    irqmask=inp(A1_8259+1);
    outp(A1_8259+1,irqmask & (0xff ^ (1 << wIrq)));
    setvect(wIrq+8, irq_service);
}
else
{
    irqmask=inp(A1_8259+1);
    outp(A1_8259+1,irqmask & 0xfb);      /* IRQ2 */
    outp(A1_8259+1,irqmask & (0xff ^ (1 << wIrq)));
    irqmask=inp(A2_8259+1);
    outp(A2_8259+1,irqmask & (0xff ^ (1 << (wIrq-8))));
    setvect(wIrq-8+0x70, irq_service);
}
outp(wBase+5,1);  /* enable interrupt */
now_int_state=1;  /* now int_signal is low */
outp(wBase+0x2a,1);  /* select the inverte input */
enable();
}

void interrupt irq_service()
{
    if (now_int_state==0)
    {
        /* find a high_pulse here */
        outp(wBase+0x2a,1);  /* select the inverte input */
        now_int_state=1;  /* now int_signal is High */
    }
    else
    {
        COUNT++;          /* find a low_pulse */
        outp(wBase+0x2a,0);  /* select the non-inverte input */
        now_int_state=0;  /* now int_signal is High */
    }

    if (wIrq>=8) outp(A2_8259,0x20);
    outp(A1_8259,0x20);
}

Refer to Sec. 2.5.2 for more information.
4.6 Demo5: Interrupt demo3

/* ----------------------------------------------------------- */
/* demo 5: four interrupt source */
/* CN1_PC0: initial Low, active High */
/* CN1_PC1: initial High, active Low */
/* CN1_PC2: initial Low, active High */
/* CN1_PC3: initial High, active Low */
/* step 1: run demo5.exe */
/* ----------------------------------------------------------- */

#include "PIO.H"
#define A1_8259 0x20
#define A2_8259 0xA0
#define EOI 0x20

WORD init_low();
WORD wBase,wIrq;

static void interrupt irq_service();
int irqmask,now_int_state,invert,new_int_state,int_c,int_num;
int CNT_L1,CNT_L2,CNT_L3,CNT_L4;
int CNT_H1,CNT_H2,CNT_H3,CNT_H4;

int main()
{
  int i,j;
  WORD wBoards,wRetVal;
  WORD wBase,wIrq,wSubVendor,wSubDevice,wSubAux,wSlotBus,wSlotDevice;
  char c;
  DWORD dwVal;
  clrscr();
  PIO_DriverInit(&wBoards,0x80,0x01,0x00);
  printf("\n(1) Threr are %d OME-PIO-D144 Cards in this PC",wBoards);
  if ( wBoards==0 )
      {
      putch(0x07);  putch(0x07);  putch(0x07);
      printf("(1) There are no OME-PIO-D144 card in this PC !!!\n");  
      exit(0);
      }
  printf("\n(2) Show the Configuration Space of all OME-PIO-D144:"
for(i=0; i<wBoards; i++)
    {
    PIO_GetConfigAddressSpace(i,&wBase,&wIrq,&wSubVendor,&wSubDevice,
    &wSubAux,&wSlotBus,&wSlotDevice);
    printf("\nCard_%d: wBase=%x, wIrq=%x, wSlotBus=%x, wSlotDevice=%x, subID=[%x,%x,%x], SlotID=[%x,%x],",
    i,wBase,wIrq,wSubVendor,wSubDevice,wSubAux,wSlotBus,wSlotDevice);
    }
  /* select card_0 */
  PIO_GetConfigAddressSpace(0,&wBase,&wIrq,&wSubVendor,&wSubDevice,
  &wSubAux,&wSlotBus,&wSlotDevice);
  printf("\n(3) *** Card_0, wBaseAddr=%x ***",wBaseAddr);
  outp(wBase+0xc8,0xff); /* CN1 to CN2 port are all input */
  printf("\n(4) *** show the count of High_pulse **\n");
  init_low();
for (; ;)  
    {  
        printf("n(CNT_L, CNT_H) = (%d,%d) (%d,%d) (%d,%d) (%d,%d) %x",
              CNT_L1,CNT_H1,CNT_L2,CNT_H2,CNT_L3,CNT_H3,CNT_L4,CNT_H4,
              int_num);  
        if (kbhit() != 0) {getch(); break; }  
    }  
  
outp(wBase+5,0);  /* disable all interrupt */  
PIO_DriverClose();  
}  
/* --------------------------------------------------- */  
/* Use PC0 as external interrupt signal */  
WORD init_low()  
{  
    DWORD dwVal;  
    disable();  
    outp(wBase+5,0);  /* disable all interrupt */  
    if (wIrq<8)  
    {  
        irqmask=inp(A1_8259+1);  
        outp(A1_8259+1,irqmask & (0xff ^ (1 << wIrq))));  
        setvect(wIrq+8, irq_service);  
    }  
    else  
    {  
        irqmask=inp(A1_8259+1);  
        outp(A1_8259+1,irqmask & 0xfb);  /* IRQ2 */  
        outp(A1_8259+1,irqmask & (0xff ^ (1 << wIrq)));  
        irqmask=inp(A2_8259+1);  
        outp(A2_8259+1,irqmask & (0xff ^ (1 << (wIrq-8))));  
        setvect(wIrq-8+0x70, irq_service);  
    }  
    invert=0x05;  
    outp(wBase+0x2a,invert);  /*     CN1_PC0 = non-inverte input */  
    /*     CN1_PC1 = inverte input */  
    /*     CN1_PC2 = non-inverte input */  
    /*     CN1_PC3 = non-inverte input */  
    now_int_state=0x0a;  /*     CN1_PC0 = low */  
    /*     CN1_PC1 = high */  
    /*     CN1_PC2 = low */  
    /*     CN1_PC3 = high */  
    CNT_L1=CNT_L2=CNT_L3=CNT_L4=0;  /*     low pulse count */  
    CNT_H1=CNT_H2=CNT_H3=CNT_H4=0;  /*     high pulse count */  
    int_num=0;  
    outp(wBase+5,0x0f);  /* enable interrupt PC0,PC1,PC2,PC3 of CN1 */  
    enable();  
}  
void interrupt irq_service()  
{  
    char cc;  
    int_num++;  
    new_int_state=inp(wBase+0x07)&0xff;  
    int_c=new_int_state ^ now_int_state;  
}
if ((int_c&0x01) != 0)
{
    cc=new_int_state&0x01;
    if (cc !=0) CNT_H1++; else CNT_L1++;
    invert=invert ^ 1;
}

if ((int_c&0x02) != 0)
{
    cc=new_int_state&0x02;
    if (cc !=0) CNT_H2++; else CNT_L2++;
    invert=invert ^ 2;
}

if ((int_c&0x04) != 0)
{
    cc=new_int_state&0x04;
    if (cc !=0) CNT_H3++; else CNT_L3++;
    invert=invert ^ 4;
}

if ((int_c&0x08) != 0)
{
    cc=new_int_state&0x08;
    if (cc !=0) CNT_H4++; else CNT_L4++;
    invert=invert ^ 8;
}

now_int_state=new_int_state;
outp(wBase+0x2a,invert);

if (wIrq>=8) outp(A2_8259,0x20);
outp(A1_8259,0x20);
}
### 4.7 DEMO 6: Outport of CN1-CN6

/* demo 6 : D/O demo */
/* step 1 : connect a OME-DB-24C to CN1 of OME-PIO-D144 */
/* step 2 : run DEMO6.EXE */
/* step 3 : check the LED's of OME-DB-24C turn on sequentially */

```
#include "PIO.H"
#include "OME-PIO-D144.H"

int main()
{
    int i;
    char c;
    WORD wBoards;
    WORD wBase,wIrq,wSubVendor,wSubDevice,wSubAux,wSlotBus,wSlotDevice;

    clrscr();
    PIO_DriverInit(&wBoards,0x80,0x01,0x00);  /* for OME-PIO-D144 */
    printf("(1) Threr are %d OME-PIO-D144 Cards in this PC",wBoards);
    if ( wBoards==0 )  {
        putch(0x07);  putch(0x07);  putch(0x07);
        printf("(1) There are no OME-PIO-D144 card in this PC !!!\n");
        exit(0);
    }
    printf("(2) The Configuration Space ->   wBase");
    for(i=0; i<wBoards; i++)   {
        PIO_GetConfigAddressSpace(i,&wBase,&wIrq,&wSubVendor,&wSubDevice,
                                &wSubAux,&wSlotBus,&wSlotDevice);
        printf("Card_%d: wBase=%x,wIrq=%x,subID=[%x,%x,%x],SlotID=[%x,%x]"
                         ,i,wBase,wIrq,wSubVendor,wSubDevice,wSubAux,wSlotBus,wSlotDevice);
    }
    PIO_GetConfigAddressSpace(0,&wBase,&wIrq,&wSubVendor,&wSubDevice,
                                &wSubAux,&wSlotBus,&wSlotDevice);
    printf("(3) *** Card_0 D/O test, wBase=%x ***",wBase);
    outp(D144,Disable);      /* Reset DIO of D144 */
    outp(IO_SCR0,0x00);

    while(1)  {
        printf("\n");
        for(i=1;i<=0x80;i=i<<1)  {
            printf("CN1: PA=%02xH, PB=%02xH, PC=%02xH, press Q to stop",i,i,i);
            outp(Act_IOPCR,CN1_PA);
            outp(RW_8BitDR,i);
            outp(Act_IOPCR,CN1_PB);
            outp(RW_8BitDR,i);
            outp(Act_IOPCR,CN1_PC);
            outp(RW_8BitDR,i);
            sleep(1);
        }
        printf("\n");
        for(i=1;i<=0x80;i=i<<1)  {
            printf("CN2: PA=%02xH, PB=%02xH, PC=%02xH, press Q to stop",i,i,i);
            outp(Act_IOPCR,CN2_PA);
            outp(RW_8BitDR,i);
            outp(Act_IOPCR,CN2_PB);
            outp(RW_8BitDR,i);
            outp(Act_IOPCR,CN2_PC);
            outp(RW_8BitDR,i);
        }
    }
}
```

OME-PIO-D144 User’s Manual (Ver.2.1, Sep/2001) ---- 46
sleep(1);
}
outp(IO_SCR1,0x00);
printf("\n");
for(i=1;i<=0x80;i=i<<1) {  
printf("\nCN3: PA=%02xH, PB=%02xH, PC=%02xH, press Q to stop",i,i,i);
outp(Act_IOPCR,CN3_PA);
outp(RW_8BitDR,i);
outp(Act_IOPCR,CN3_PB);
outp(RW_8BitDR,i);
outp(Act_IOPCR,CN3_PC);
outp(RW_8BitDR,i);
sleep(1);
}
printf("\n");
for(i=1;i<=0x80;i=i<<1)  
{
printf("\nCN4: PA=%02xH, PB=%02xH, PC=%02xH, press Q to stop",i,i,i);
outp(Act_IOPCR,CN4_PA);
outp(RW_8BitDR,i);
outp(Act_IOPCR,CN4_PB);
outp(RW_8BitDR,i);
outp(Act_IOPCR,CN4_PC);
outp(RW_8BitDR,i);
sleep(1);
}
outp(IO_SCR2,0x00);
printf("\n");
for(i=1;i<=0x80;i=i<<1) {  
printf("\nCN5: PA=%02xH, PB=%02xH, PC=%02xH, press Q to stop",i,i,i);
outp(Act_IOPCR,CN5_PA);
outp(RW_8BitDR,i);
outp(Act_IOPCR,CN5_PB);
outp(RW_8BitDR,i);
outp(Act_IOPCR,CN5_PC);
outp(RW_8BitDR,i);
sleep(1);
}
printf("\n");
for(i=1;i<=0x80;i=i<<1) {  
printf("\nCN6: PA=%02xH, PB=%02xH, PC=%02xH, press Q to stop",i,i,i);
outp(Act_IOPCR,CN6_PA);
outp(RW_8BitDR,i);
outp(Act_IOPCR,CN6_PB);
outp(RW_8BitDR,i);
outp(Act_IOPCR,CN6_PC);
outp(RW_8BitDR,i);
sleep(1);
}
if(i==0x80)  {  i=0x01; break;  }
if (kbhit())!=0) {
    c=getch();
    if ((c=='q') || (c=='Q') || c==27 )
        return;
}
/* end of while */
PIO_DriverClose();
}
4.8 Demo10: Find Card Number

/* ----------------------------------------------------------------------------- */
/* demo 10: Find card number */
/* step 1 : run demo10.exe */
/* step 2 : connect a 50-pin flat-cable to CON2 & CON3 of card_? */
/* step 3 : The card number is shown in screen as TEST OK */
/* ----------------------------------------------------------------------------- */

#include "PIO.H"

WORD wBase,wIrq;
WORD wBoards,wRetVal;
WORD wBase,wIrq,wSubVendor,wSubDevice,wSubAux,wSlotBus,wSlotDevice;

int main()
{
    int i,j,k;
    char c;

    clrscr();
    PIO_DriverInit(&wBoards,0x80,0x01,0x00); /* for OME-PIO-D144 */
    printf("\n(1) Threr are %d OME-PIO-D144 Cards in this PC",wBoards);
    if ( wBoards==0 )
    {
        putch(0x07); putch(0x07); putch(0x07);
        printf("(1) There are no OME-PIO-D144 card in this PC !!!\n");
        exit(0);
    }
    printf("\n(2) The Configuration Space -> wBase");
    for(i=0; i<wBoards; i++)
    {
        PIO_GetConfigAddressSpace(i,&wBase,&wIrq,&wSubVendor,&wSubDevice,
                                   &wSubAux,&wSlotBus,&wSlotDevice);
        printf("\nCard_%d: wBase=%x,wIrq=%x,subID=[%x,%x,%x],SlotID=[%x,%x]"
               ,i,wBase,wIrq,wSubVendor,wSubDevice,wSubAux,wSlotBus,wSlotDevice);
    }
    PIO_GetConfigAddressSpace(0,&wBase,&wIrq,&wSubVendor,&wSubDevice,
                               &wSubAux,&wSlotBus,&wSlotDevice);
    for (;;)
    {
        printf("\n----------- press any key to stop -----------");
        for (i=0; i<wBoards; i++) test_card(i);
        delay_ms(1000); /* delay 1 sec */
        if (kbhit()! = 0) (getch(); break;)
    }
    PIO_DriverClose();
}

/* ----------------------------------------------------------------------------- */
test_card(int card)
{
    int i,j,k,ok,val;
    PIO_GetConfigAddressSpace(card,&wBase,&wIrq,&wSubVendor,&wSubDevice,
                               &wSubAux,&wSlotBus,&wSlotDevice);
    outp(wBase,1); /* enable D/I/O */
}
ok=1;
outp(wBase+0xc8,0x00); /* CN2_PA is output */
outp(wBase+0xcc,0x01); /* CN3_PA is input */
outp(wBase+0xc4,3); /* select CN2_PA */
outp(wBase+0xc0,0x55); /* CN2_PA=0x55 */
outp(wBase+0xc4,6); /* select CN2_PA */
val=inp(wBase+0xc0)&0xff; /* read CN3_PA */
if (val != 0x55) ok=0;
outp(wBase+0xc4,3); /* select CN2_PA */
outp(wBase+0xc0,0xAA); /* CN2_PA=0xAA */
outp(wBase+0xc4,6); /* select CN3_PA */
val=inp(wBase+0xc0)&0xff; /* read CN3_PA */
if (val != 0xaa) ok=0;

printf("\nCard Number=%d, wBase=%x",card,wBase);
if (ok==1) printf(" , Test OK"); else printf(" , Test ERROR");
}
/* ----------------------------------------------------------- */
delay_ms(int t)
{
int i,j,k,l,m;
for (i=0; i<t; i++)
for (j=0; j<100; j++)
{
 m=0;
 for (k=0; k<100; k++) {l=(j+t)*i; m+=l;}
}
}
OMEGA ENGINEERING, INC. warrants this unit to be free of defects in materials and workmanship for a period of **13 months** from date of purchase. OMEGA's WARRANTY adds an additional one (1) month grace period to the normal **one (1) year product warranty** to cover handling and shipping time. This ensures that OMEGA's customers receive maximum coverage on each product.

If the unit malfunctions, it must be returned to the factory for evaluation. OMEGA's Customer Service Department will issue an Authorized Return (AR) number immediately upon phone or written request. Upon examination by OMEGA, if the unit is found to be defective, it will be repaired or replaced at no charge. OMEGA's WARRANTY does not apply to defects resulting from any action of the purchaser, including but not limited to mishandling, improper interfacing, operation outside of design limits, improper repair, or unauthorized modification. This WARRANTY is VOID if the unit shows evidence of having been tampered with or shows evidence of having been damaged as a result of excessive corrosion; or current, heat, moisture or vibration; improper specification; misapplication; misuse or other operating conditions outside of OMEGA's control. Components which wear are not warranted, including but not limited to contact points, fuses, and triacs.

OMEGA is pleased to offer suggestions on the use of its various products. However, OMEGA neither assumes responsibility for any omissions or errors nor assumes liability for any damages that result from the use of its products in accordance with information provided by OMEGA, either verbal or written. OMEGA warrants only that the parts manufactured by it will be as specified and free of defects. OMEGA MAKES NO OTHER WARRANTIES OR REPRESENTATIONS OF ANY KIND WHATSOEVER, EXPRESS OR IMPLIED, EXCEPT THAT OF TITLE, AND ALL IMPLIED WARRANTIES INCLUDING ANY WARRANTY OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. LIMITATION OF LIABILITY: The remedies of purchaser set forth herein are exclusive, and the total liability of OMEGA with respect to this order, whether based on contract, warranty, negligence, indemnification, strict liability or otherwise, shall not exceed the purchase price of the component upon which liability is based. In no event shall OMEGA be liable for consequential, incidental or special damages.

CONDITIONS: Equipment sold by OMEGA is not intended to be used, nor shall it be used: (1) as a “Basic Component” under 10 CFR 21 (NRC), used in or with any nuclear installation or activity; or (2) in medical applications or used on humans. Should any Product(s) be used in or with any nuclear installation or activity, medical application, used on humans, or misused in any way, OMEGA assumes no responsibility as set forth in our basic WARRANTY/DISCLAIMER language, and, additionally, purchaser will indemnify OMEGA and hold OMEGA harmless from any liability or damage whatsoever arising out of the use of the Product(s) in such a manner.

**RETURN REQUESTS/INQUIRIES**

Direct all warranty and repair requests/inquiries to the OMEGA Customer Service Department. BEFORE RETURNING ANY PRODUCT(S) TO OMEGA, PURCHASER MUST OBTAIN AN AUTHORIZED RETURN (AR) NUMBER FROM OMEGA’S CUSTOMER SERVICE DEPARTMENT (IN ORDER TO AVOID PROCESSING DELAYS). The assigned AR number should then be marked on the outside of the return package and on any correspondence.

The purchaser is responsible for shipping charges, freight, insurance and proper packaging to prevent breakage in transit.

FOR **WARRANTY** RETURNS, please have the following information available BEFORE contacting OMEGA:

1. Purchase Order number under which the product was PURCHASED,
2. Model and serial number of the product under warranty, and
3. Repair instructions and/or specific problems relative to the product.

FOR **NON-WARRANTY** REPAIRS, consult OMEGA for current repair charges. Have the following information available BEFORE contacting OMEGA:

1. Purchase Order number to cover the COST of the repair,
2. Model and serial number of the product, and
3. Repair instructions and/or specific problems relative to the product.

OMEGA’s policy is to make running changes, not model changes, whenever an improvement is possible. This affords our customers the latest in technology and engineering.

OMEGA is a registered trademark of OMEGA ENGINEERING, INC.

© Copyright 2002 OMEGA ENGINEERING, INC. All rights reserved. This document may not be copied, photocopied, reproduced, translated, or reduced to any electronic medium or machine-readable form, in whole or in part, without the prior written consent of OMEGA ENGINEERING, INC.
Where Do I Find Everything I Need for Process Measurement and Control? OMEGA...Of Course!

Shop online at www.omega.com

TEMPERATURE
FDA Thermocouple, RTD & Thermistor Probes, Connectors, Panels & Assemblies
FDA Wire: Thermocouple, RTD & Thermistor
FDA Calibrators & Ice Point References
FDA Recorders, Controllers & Process Monitors
FDA Infrared Pyrometers

PRESSURE, STRAIN AND FORCE
FDA Transducers & Strain Gages
FDA Load Cells & Pressure Gages
FDA Displacement Transducers
FDA Instrumentation & Accessories

FLOW/LEVEL
FDA Rotameters, Gas Mass Flowmeters & Flow Computers
FDA Air Velocity Indicators
FDA Turbine/Paddlewheel Systems
FDA Totalizers & Batch Controllers

pH/CONDUCTIVITY
FDA pH Electrodes, Testers & Accessories
FDA Benchtop/Laboratory Meters
FDA Controllers, Calibrators, Simulators & Pumps
FDA Industrial pH & Conductivity Equipment

DATA ACQUISITION
FDA Data Acquisition & Engineering Software
FDA Communications-Based Acquisition Systems
FDA Plug-in Cards for Apple, IBM & Compatibles
FDA Datalogging Systems
FDA Recorders, Printers & Plotters

HEATERS
FDA Heating Cable
FDA Cartridge & Strip Heaters
FDA Immersion & Band Heaters
FDA Flexible Heaters
FDA Laboratory Heaters

ENVIRONMENTAL MONITORING AND CONTROL
FDA Metering & Control Instrumentation
FDA Refractometers
FDA Pumps & Tubing
FDA Air, Soil & Water Monitors
FDA Industrial Water & Wastewater Treatment
FDA pH, Conductivity & Dissolved Oxygen Instruments